# FAIRCHILD

SEMICONDUCTOR

# 74F175 Quad D-Type Flip-Flop

#### **General Description**

The 74F175 is a high-speed quad D-type flip-flop. The device is useful for general flip-flop requirements where clock and clear inputs are common. The information on the D inputs is stored during the LOW-to-HIGH clock transition. Both true and complemented outputs of each flip-flop are provided. A Master Reset input resets all flip-flops, independent of the Clock or D inputs, LOW.

#### Features

Edge-triggered D-type inputs

April 1988

Revised September 2000

- Buffered positive edge-triggered clock
- Asynchronous common reset
- True and complement output

## **Ordering Code:**

| Order Number                                                                        | Package Number                                                                                            | Package Description                                                         |  |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 74F175SC                                                                            | M16A                                                                                                      | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |  |  |  |  |  |  |  |
| 74F175SJ M16D 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide         |                                                                                                           |                                                                             |  |  |  |  |  |  |  |
| 74F175PC N16E 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide |                                                                                                           |                                                                             |  |  |  |  |  |  |  |
| Devices also available                                                              | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. |                                                                             |  |  |  |  |  |  |  |

#### Logic Symbols



#### **Connection Diagram**

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1<br>2                | $\bigcirc$ | $16 - V_{CC}$<br>15 - Q <sub>3</sub>                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|-----------------------------------------------------------------------------------------------------------------|
| $\overline{Q}_0 - D_0 - D_1 - D$ | 3<br>4<br>5<br>6<br>7 |            | $ \begin{array}{c} 14 - \bar{Q}_{3} \\ 13 - D_{3} \\ 12 - D_{2} \\ 11 - \bar{Q}_{2} \\ 10 - Q_{2} \end{array} $ |
| GND —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8                     |            | 9 — CP                                                                                                          |

74F175 Quad D-Type Flip-Flop

© 2000 Fairchild Semiconductor Corporation DS009490

#### **Unit Loading/Fan Out**

| Din Nomeo                         | Description                            | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>                                                                        |  |
|-----------------------------------|----------------------------------------|----------|---------------------------------------------------------------------------------------------------------------|--|
| Pin Names                         | Description                            | HIGH/LOW | <b>Output I<sub>0H</sub>/I<sub>0L</sub></b><br>20 μA/-0.6 mA<br>20 μA/-0.6 mA<br>20 μA/-0.6 mA<br>-1 mA/20 mA |  |
| D <sub>0</sub> –D <sub>3</sub>    | Data Inputs                            | 1.0/1.0  | 20 μA/–0.6 mA                                                                                                 |  |
| СР                                | Clock Pulse Input (Active Rising Edge) | 1.0/1.0  | 20 µA/–0.6 mA                                                                                                 |  |
| MR                                | Master Reset Input (Active LOW)        | 1.0/1.0  | 20 µA/–0.6 mA                                                                                                 |  |
| Q <sub>0</sub> –Q <sub>3</sub>    | True Outputs                           | 50/33.3  | –1 mA/20 mA                                                                                                   |  |
| $\overline{Q}_0 - \overline{Q}_3$ | Complement Outputs                     | 50/33.3  | –1 mA/20 mA                                                                                                   |  |

#### **Functional Description**

The 74F175 consists of four edge-triggered D-type flipflops with individual D inputs and Q and  $\overline{Q}$  outputs. The Clock and Master Reset are common. The four flip-flops will store the state of their individual D inputs on the LOW-to-HIGH clock (CP) transition, causing individual Q and  $\overline{Q}$  outputs to follow. A LOW input on the Master Reset ( $\overline{MR}$ ) will force all Q outputs LOW and  $\overline{Q}$  outputs HIGH independent of Clock or Data inputs. The 74F175 is useful for general logic applications where a common Master Reset and Clock are acceptable.

|   |    | Inputs | Out            | puts           |                    |
|---|----|--------|----------------|----------------|--------------------|
| ī | MR | СР     | D <sub>n</sub> | Q <sub>n</sub> | $\overline{Q}_{n}$ |
|   | L  | Х      | Х              | L              | Н                  |
|   | н  | ~      | н              | н              | L                  |
|   | н  | ~      | L              | L              | н                  |

H = HIGH Voltage Level L = LOW Voltage Level

**Truth Table** 

X = Immaterial

 $rac{1}{2}$  = LOW-to-HIGH Clock Transition



### Logic Diagram

#### Absolute Maximum Ratings(Note 1)

Storage Temperature Ambient Temperature under Bias Junction Temperature under Bias V<sub>CC</sub> Pin Potential to Ground Pin Input Voltage (Note 2) Input Current (Note 2) Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ ) Standard Output 3-STATE Output Current Applied to Output in LOW State (Max) twice the rated I<sub>OL</sub> (mA)

-65°C to +150°C  $-55^{\circ}C$  to  $+125^{\circ}C$  $-55^{\circ}C$  to  $+150^{\circ}C$ -0.5V to +7.0V -0.5V to +7.0V -30 mA to +5.0 mA

-0.5V to V<sub>CC</sub>

-0.5V to +5.5V

#### **Recommended Operating** Conditions

Free Air Ambient Temperature Supply Voltage

 $0^{\circ}C$  to  $+70^{\circ}C$ +4.5V to +5.5V 74F175

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

| Symbol           | Parameter                            |                                           | Min        | Тур  | Max  | Units | V <sub>cc</sub> | Conditions                                           |
|------------------|--------------------------------------|-------------------------------------------|------------|------|------|-------|-----------------|------------------------------------------------------|
| VIH              | Input HIGH Voltage                   |                                           | 2.0        |      |      | V     |                 | Recognized as a HIGH Signal                          |
| VIL              | Input LOW Voltage                    |                                           |            |      | 0.8  | V     |                 | Recognized as a LOW Signal                           |
| V <sub>CD</sub>  | Input Clamp Diode Voltage            |                                           |            |      | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                             |
| V <sub>OH</sub>  | Output HIGH<br>Voltage               | 10% V <sub>CC</sub>                       | 2.5<br>2.7 |      |      | V     | Min             | $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$ |
| V <sub>OL</sub>  | Output LOW<br>Voltage                | 5% V <sub>CC</sub><br>10% V <sub>CC</sub> | 2.1        |      | 0.5  | v     | Min             | $I_{OH} = -1 \text{ mA}$<br>$I_{OL} = 20 \text{ mA}$ |
| IIH              | Input HIGH<br>Current                |                                           |            |      | 5.0  | μΑ    | Max             | V <sub>IN</sub> = 2.7V                               |
| I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test |                                           |            |      | 7.0  | μΑ    | Max             | V <sub>IN</sub> = 7.0V                               |
| ICEX             | Output HIGH<br>Leakage Current       |                                           |            |      | 50   | μΑ    | Max             | V <sub>OUT</sub> = V <sub>CC</sub>                   |
| V <sub>ID</sub>  | Input Leakage<br>Test                |                                           | 4.75       |      |      | v     | 0.0             | $I_{ID} = 1.9 \ \mu A$<br>All Other Pins Grounded    |
| I <sub>OD</sub>  | Output Leakage<br>Circuit Current    |                                           |            |      | 3.75 | μΑ    | 0.0             | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded |
| IIL              | Input LOW Current                    |                                           |            |      | -0.6 | mA    | Max             | V <sub>IN</sub> = 0.5V                               |
| los              | Output Short-Circuit Current         |                                           | -60        |      | -150 | mA    | Max             | V <sub>OUT</sub> = 0V                                |
| I <sub>CC</sub>  | Power Supply Current                 |                                           |            | 22.5 | 34.0 | mA    | Max             | $CP = \checkmark$<br>$D_n = \overline{MR} = HIGH$    |

#### **DC Electrical Characteristics**

| Symbol           | Parameter                                             |     | T <sub>A</sub> = +25°C<br>V <sub>CC</sub> = +5.0V<br>C <sub>L</sub> = 50 pF |      |     | $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     |
|------------------|-------------------------------------------------------|-----|-----------------------------------------------------------------------------|------|-----|-------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------|-----|
|                  |                                                       | Min | Тур                                                                         | Max  | Min | Max                                                                                       | Min | Max                                                                                    |     |
| f <sub>MAX</sub> | Maximum Clock Frequency                               | 100 | 140                                                                         |      | 80  |                                                                                           | 100 |                                                                                        | MHz |
| t <sub>PLH</sub> | Propagation Delay                                     | 4.0 | 5.0                                                                         | 6.5  | 3.5 | 8.5                                                                                       | 4.0 | 7.5                                                                                    |     |
| t <sub>PHL</sub> | CP to $Q_n$ or $\overline{Q}_n$                       | 4.0 | 6.5                                                                         | 8.5  | 4.0 | 10.5                                                                                      | 4.0 | 9.5                                                                                    | ns  |
| t <sub>PHL</sub> | Propagation Delay<br>MR to Q <sub>n</sub>             | 4.5 | 9.0                                                                         | 11.5 | 4.5 | 15.0                                                                                      | 4.5 | 13.0                                                                                   | ns  |
| t <sub>PLH</sub> | Propagation Delay $\overline{MR}$ to $\overline{Q}_n$ | 4.0 | 6.5                                                                         | 8.0  | 4.0 | 10.0                                                                                      | 4.0 | 9.0                                                                                    | ns  |

## **AC Operating Requirements**

|                    |                         | T <sub>A</sub> =  | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ |     | $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ |     | $T_A = 0^\circ C \text{ to } +70^\circ C$<br>$V_{CC} = +5.0V$ |     |
|--------------------|-------------------------|-------------------|-----------------------------------------|-----|-------------------------------------------------------------------|-----|---------------------------------------------------------------|-----|
| Symbol             | Parameter               | V <sub>CC</sub> = |                                         |     |                                                                   |     |                                                               |     |
|                    |                         | Min               | Max                                     | Min | Max                                                               | Min | Max                                                           |     |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 3.0               |                                         | 3.0 |                                                                   | 3.0 |                                                               |     |
| t <sub>S</sub> (L) | D <sub>n</sub> to CP    | 3.0               |                                         | 3.0 |                                                                   | 3.0 |                                                               | ns  |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW  | 1.0               |                                         | 1.0 |                                                                   | 1.0 |                                                               | 115 |
| t <sub>H</sub> (L) | D <sub>n</sub> to CP    | 1.0               |                                         | 2.0 |                                                                   | 1.0 |                                                               |     |
| t <sub>W</sub> (H) | CP Pulse Width          | 4.0               |                                         | 4.0 |                                                                   | 4.0 |                                                               |     |
| t <sub>W</sub> (L) | HIGH or LOW             | 5.0               |                                         | 5.0 |                                                                   | 5.0 |                                                               | ns  |
| t <sub>W</sub> (L) | MR Pulse Width, LOW     | 5.0               |                                         | 5.0 |                                                                   | 5.0 |                                                               | ns  |
| t <sub>REC</sub>   | Recovery Time, MR to CP | 5.0               |                                         | 5.0 |                                                                   | 5.0 |                                                               | ns  |







# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Fairchild Semiconductor:

74F175SC\_Q 74F175SJ\_Q 74F175PC 74F175SJ 74F175SC 74F175SCX 74F175SJX 74F175PC\_Q